SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The OUTCTL_0 register provides control over Output 0.
| Bit # | Field | Type | Reset | EEPROM | Description | ||
|---|---|---|---|---|---|---|---|
| [7] | CH_0_1_MUX | RW | 1 | Y | The Channel 0 and 1 Clock Source Mux Control | ||
| CH_0_1_MUX | CH0/CH1 Clock Source | ||||||
| 0 | PLL1 | ||||||
| 1 | PLL2 | ||||||
| [6:5] | OUT_0_SEL[1:0] | RW | 0x1 | Y | Channel 0 Output Driver Format Select. The OUT_0_SEL field controls the Channel 0 Output Driver as shown below. | ||
| OUT_0_SEL | OUTPUT OPERATION | ||||||
| 0 (0x0) | Disabled | ||||||
| 1 (0x1) | AC-LVDS/AC-CML/AC-LVPECL | ||||||
| 2 (0x2) | HCSL | ||||||
| 3 (0x3) | LVCMOS | ||||||
| [4:3] | OUT_0_MODE1[1:0] | RW | 0x2 | Y | Channel 0 Output Driver Mode1 Select. | ||
| OUT_0_MODE1 | Diff-Mode, ITAIL | CMOS-Mode, Out_P | |||||
| 0 (0x0) | 4 mA (AC-LVDS) | Power-down, tri-state | |||||
| 1 (0x1) | 6 mA (AC-CML) | Power-down, low | |||||
| 2 (0x2) | 8 mA (AC-LVPECL) | Power up, negative polarity | |||||
| 3 (0x3) | 16 mA (HCSL) or 8 mA (AC-LVPECL) | Power up, positive polarity | |||||
| [2:1] | OUT_0_MODE2[1:0] | RW | 0x0 | Y | Channel 0 Output Driver Mode2 Select. | ||
| OUT_0_MODE2 | Diff-Mode, Rload in HCSL mode | CMOS=Mode, Out_N | |||||
| 0 (0x0) | Tri-state | Power-down, tri-state | |||||
| 1 (0x1) | 50 Ω | Power-down, low | |||||
| 2 (0x2) | 100 Ω | Power-up, negative polarity | |||||
| 3 (0x3) | 200 Ω | Power-up, positive polarity | |||||
| [0] | RESERVED | - | - | N | Reserved. | ||