SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
The PLL2_CTRL0 register provides control of PLL2. The PLL2_CTRL0 register fields are described in the following table.
| Bit # | Field | Type | Reset | EEPROM | Description | |
|---|---|---|---|---|---|---|
| [7:5] | RESERVED | - | - | N | Reserved. | |
| [4:2] | PLL2_P[2:0] | RW | 0x7 | Y | PLL2 Post-Divider. The PLL2_P field selects the PLL2 post-divider value as follows. | |
| PLL2_P | Post Divider Value | |||||
| 0 (0x0) | 2 | |||||
| 1 (0x1) | 2 | |||||
| 2 (0x2) | 3 | |||||
| 3 (0x3) | 4 | |||||
| 4 (0x4) | 5 | |||||
| 5 (0x5) | 6 | |||||
| 6 (0x6) | 7 | |||||
| 7 (0x7) | 8 | |||||
| [1] | PLL2_SYNC_EN | RW | 1 | Y | PLL2 SYNC Enable. If PLL2_SYNC_EN is 1 then a SYNC event causes all channels which use PLL2 as a clock source to be resynchronized. | |
| [0] | PLL2_PDN | RW | 0 | Y | PLL2 Power down. The PLL2_PDN bit determines whether PLL2 is automatically enabled and calibrated after a hardware reset. If the PLL2_PDN bit is set to 1 during normal operation then PLL2 is disabled and the calibration circuit is reset. When PLL2_PDN is then cleared to 0 PLL2 is re-enabled and the calibration sequence is automatically restarted. | |
| PLL2_PDN | PLL2-state | |||||
| 0 | PLL2 Enabled | |||||
| 1 | PLL2 Disabled | |||||