SNAS668E August 2015 – September 2024 LMK03328
PRODUCTION DATA
Input Clock Select
| Bit # | Field | Type | Reset | EEPROM | Description | |
|---|---|---|---|---|---|---|
| [7:6] | SECBUFSEL[1:0] | RW | 0x2 | Y | Secondary Input Buffer Selection. SECBUFSEL configures the Secondary Input Buffer as follows. | |
| SECBUFSEL | Mode | |||||
| 0 (0x0) | Single-ended Input | |||||
| 1 (0x1) | Differential Input | |||||
| 2 (0x2) | Crystal Input | |||||
| 3 (0x3) | Disabled | |||||
| [5:4] | PRIBUFSEL[1:0] | RW | 0x1 | Y | Primary Input Buffer Selection. PRIBUFSEL configures the Primary Input Buffer as follows. | |
| PRIBUFSEL | Mode | |||||
| 0 (0x0) | Single-ended Input | |||||
| 1 (0x1) | Differential Input | |||||
| 2 (0x2) | Disabled | |||||
| 3 (0x3) | Disabled | |||||
| [3:2] | INSEL_PLL2[1:0] | RW | 0x1 | Y | Reference Input Selection for PLL2. INSEL_PLL2 Determines the input select for PLL2 as follows. | |
| INSEL_PLL2 | Input Mode | |||||
| 0 (0x0) | Automatic, Primary is preferred. | |||||
| 1 (0x1) | Determined by external pin, REFSEL. | |||||
| 2 (0x2) | Primary Input Selected. | |||||
| 3 (0x3) | Secondary Input Selected. | |||||
| When INSEL_PLL2 is equal to b01 the REFSEL pin determines the reference clock source for PLL2 as follows. | ||||||
| REFSEL | PLL2 Reference Clock | |||||
| 0 | PLL2 Reference is Secondary Input | |||||
| VIM | PLL2 Reference is Secondary Input | |||||
| 1 | PLL2 Input MUX is set to Automatic Mode | |||||
| [1:0] | INSEL_PLL1[1:0] | RW | 0x1 | Y | Reference Input Selection for PLL1. INSEL_PLL1 Determines the input select for PLL1 as follows. | |
| INSEL_PLL1 | Input Mode | |||||
| 0 (0x0) | Automatic, Primary is preferred. | |||||
| 1 (0x1) | Determined by external pin, REFSEL. | |||||
| 2 (0x2) | Primary Input Selected. | |||||
| 3 (0x3) | Secondary Input Selected. | |||||
| When INSEL_PLL1 is equal to b01 the REFSEL pin determines the reference clock source for PLL1 as follows. | ||||||
| REFSEL | PLL1 Reference Clock | |||||
| 0 | PLL1 Reference is Primary input | |||||
| VIM | PLL1 Input MUX is set to Automatic Mode | |||||
| 1 | PLL1 Input MUX is set to Automatic Mode | |||||