SNAS674C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
The 22-bit Fractional Divider Denominator value for PLL is set by registers PLL_FRACDEN_BY2, PLL_FRACDEN_BY1 and PLL_FRACDEN_BY0.
| Bit # | Field | Type | Reset | EEPROM | Description |
|---|---|---|---|---|---|
| [7:6] | RESERVED | - | - | N |
Reserved. |
| [5:0] | PLL_DEN[21:16] | RW | 0x00 | Y |
PLL Fractional Divider Denominator Byte 2.
Bits [21:16]. |