SNAS674C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
The PLL_CALCTRL register is described in the following table.
| Bit # | Field | Type | Reset | EEPROM | Description | |
|---|---|---|---|---|---|---|
| [7:4] | RESERVED | - | - | N |
Reserved. | |
| [3:2] | PLL_CLSDWAIT[1:0] | RW | 0x2 | Y |
Closed Loop Wait Period.
The CLSDWAIT field sets the closed loop wait period. Recommended value is 0x2. | |
| CLSDWAIT | Analog closed loop VCO stabilization time | |||||
| 0 (0x0) | 150µs | |||||
| 1 (0x1) | 300µs | |||||
| 2 (0x2) | 500µs | |||||
| 3 (0x3) | 2000µs | |||||
| [1:0] | PLL_VCOWAIT[1:0] | RW | 0x1 | Y |
VCO Wait Period. Recommended value is 0x1. | |
| VCOWAIT | VCO stabilization time | |||||
| 0 (0x0) | 20µs | |||||
| 1 (0x1) | 400µs | |||||
| 2 (0x2) | 4000µs | |||||
| 3 (0x3) | 10000µs | |||||