SNAS674C September 2015 – May 2025 LMK61E2
PRODUCTION DATA
The NVMDAT register returns the on-chip EEPROM contents from the starting address specified by the MEMADR register.
| Bit # | Field | Type | Reset | EEPROM | Description |
|---|---|---|---|---|---|
| [7:0] | NVMDAT[7:0] | R | 0x00 | N | EEPROM Read Data. The first time an I2C read transaction
accesses the NVMDAT register address, either because the address is explicitly
targeted or because the address is auto-incremented, the read transaction returns
the EEPROM data located at the address specified by the MEMADR register. Any
additional reads which are part of the same transaction cause the EEPROM address to
be incremented and the next EEPROM data byte is returned. The I2C address
is no longer auto-incremented, that is the I2C address is locked to the
NVMDAT register after the first access. Access to the NVMDAT register terminates at
the end of the current I2C transaction. |