SNAS847E November 2023 – October 2025 LMK3H0102
PRODUCTION DATA
R12 is shown in Table 8-19.
Return to the Summary Table.
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 15 | I2C_ADDR_LSB_SEL | R/WL | 0x1 | I2C peripheral address source. If this bit is a '1', SEPARATE_OE_EN must be '0'. This field is stored in the EFUSE. 0h: I2C peripheral address comes entirely from the I2C_ADDR field. 1h: The two lowest bits of the I2C peripheral address come from the FMT_ADDR pin, all other bits come from R12[14:10]. |
| 14:8 | I2C_ADDR | R/WL | 0x68 | I2C peripheral address. After writing to this field, the device responds to the new I2C address. This field is stored in the EFUSE. |
| 7:0 | UNLOCK_PROTECTED_REG | R/W | 0x00 | This field locks all registers from R13 onward, in addition to R12[15:8]. Registers R13 onward are largely device calibration registers, and the contents modified if not described in this document. These registers can be read from normally regardless of the unlock status. 5Bh: Unlocks register writes for R12[15:8] and above. Any other value: R12[15:8] and above ignore all writes. |