SPRSPB9B July 2025 – October 2025 F28E120SB , F28E120SC
PRODUCTION DATA
This section explains the clock sources and clock domains on this device, and how to configure them for application use. The clock sources are given in Table 6-4. Figure 6-10 and Figure 6-11 provide an overview of the device's clocking system. The relation between PLLRAWCLK and OSCCLK is given in Equation 1.
| CLOCK SOURCE | DESCRIPTION |
|---|---|
| WROSC | Internal 20MHz to 70MHz oscillator |
| SYSOSC(1) | Internal 4MHz to 32MHz oscillator |
| X1 (XTAL) | External crystal or resonator connected between the X1 and X2 pins or single-ended clock connected to the X1 pin. |