SN74F126

ACTIVE

Quadruple Bus Buffer Gate With 3-State Outputs

Top

Product details

Parameters

Technology Family F VCC (Min) (V) 4.5 VCC (Max) (V) 5.5 Channels (#) 4 IOL (Max) (mA) 64 IOH (Max) (mA) -15 Input type Bipolar Output type 3-State Features Very high speed (tpd 5-10ns), Over-voltage tolerant inputs Data rate (Mbps) 140 Rating Catalog open-in-new Find other Non-Inverting buffer/driver

Package | Pins | Size

PDIP (N) 14 181 mm² 19.3 x 9.4 SOIC (D) 14 52 mm² 8.65 x 6 open-in-new Find other Non-Inverting buffer/driver

Features

  • 4.5-V to 5.5-V VC Operation
  • Max tpd of 6.5 ns at 5 V
  • 3-State Outputs Drive Bus Lines or Buffer Memory Address Registers

open-in-new Find other Non-Inverting buffer/driver

Description

The SN74F126 bus buffer features independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is low.

To ensure the high-impedance state during power up or power down, OE should be tied to GND through a pulldown resistor; the minimum value of the resistor is determined by the current-sourcing capability of the driver.

open-in-new Find other Non-Inverting buffer/driver
Download

Technical documentation

= Featured
No results found. Please clear your search and try again. View all 10
Type Title Date
* Datasheet SN74F126 datasheet (Rev. B) Nov. 04, 2002
Selection guides Logic Guide (Rev. AB) Jun. 12, 2017
Application notes Understanding and Interpreting Standard-Logic Data Sheets (Rev. C) Dec. 02, 2015
User guides LOGIC Pocket Data Book (Rev. B) Jan. 16, 2007
Application notes Semiconductor Packing Material Electrostatic Discharge (ESD) Protection Jul. 08, 2004
More literature Logic Cross-Reference (Rev. A) Oct. 07, 2003
Application notes TI IBIS File Creation, Validation, and Distribution Processes Aug. 29, 2002
Application notes Bus-Interface Devices With Output-Damping Resistors Or Reduced-Drive Outputs (Rev. A) Aug. 01, 1997
Application notes Designing With Logic (Rev. C) Jun. 01, 1997
Application notes Input and Output Characteristics of Digital Integrated Circuits Oct. 01, 1996

Design & development

For additional terms or required resources, click any title below to view the detail page where available.

Hardware development

EVALUATION BOARDS Download
document-generic User guide
$10.00
Description
This EVM is designed to support any logic device that has a D, DW, DB, NS, PW, P, N, or DGV package in a 14 to 24 pin count.
Features
  • Board design allows for versatility in evaluation
  • Supports a wide-range of logic devices

Design tools & simulation

SIMULATION MODELS Download
SDFM021.ZIP (7 KB) - PSpice Model

CAD/CAE symbols

Package Pins Download
PDIP (N) 14 View options
SOIC (D) 14 View options

Ordering & quality

Support & training

TI E2E™ forums with technical support from TI engineers

Content is provided "as is" by TI and community contributors and does not constitute TI specifications. See terms of use.

If you have questions about quality, packaging or ordering TI products, see TI support. ​​​​​​​​​​​​​​

Videos

Related videos