PCI2050B
- Two 32-bit, 66-MHz PCI buses
- 3.3-V core logic with universal PCI interfaces compatible
with 3.3-V and 5-V PCI signaling environments - Internal two-tier arbitration for up to nine secondary
bus masters and supports an external secondary bus arbiter - Ten secondary PCI clock outputs
- Independent read and write buffers for each direction
- Burst data transfers with pipeline architecture to maximize
data throughput in both directions - Supports write combing for enhanced data throughput
- Up to three delayed transactions in both directions
- Supports the frame-to-frame delay of only four PCI clocks
from one bus to another - Bus locking propagation
- Predictable latency per PCI Local Bus Specification
- Architecture configurable for PCI Bus Power Management
Interface Specification - CompactPCI hot-swap functionality
- Secondary bus is driven low during reset
- VGA/palette memory and I/O decoding options
- Advanced submicron, low-power CMOS technology
- 208-terminal PDV, 208-terminal PPM, or 257-terminal
MicroStar BGA™ package
The Texas Instruments PCI2050B PCI-to-PCI bridge provides a high performance connection path between two peripheral component interconnect (PCI) buses operating at a maximum bus frequency of 66-MHz. Transactions occur between masters on one and targets on another PCI bus, and the PCI2050B bridge allows bridged transactions to occur concurrently on both buses. The bridge supports burst mode transfers to maximize data throughput, and the two bus traffic paths through the bridge act independently.
The PCI2050B bridge is compliant with the PCI Local Bus Specification, and can be used to overcome the electrical loading limits of 10 devices per PCI bus and one PCI device per extension slot by creating hierarchical buses. The PCI2050B provides two-tier internal arbitration for up to nine secondary bus masters and may be implemented with an external bus arbiter.
The CompactPCI™ hot-swap extended PCI capability makes the PCI2050B bridge an ideal solution for multifunction compact PCI cards and adapting single function cards to hot-swap compliance.
The PCI2050B bridge is compliant with the PCI-to-PCI Bridge Specification (Revision 1.1). The PCI2050B bridge provides compliance for PCI Bus Power Management Interface Specification (Revision 1.1). The PCI2050B bridge has been designed to lead the industry in power conservation and data throughput. An advanced CMOS process achieves low system power consumption while operating at PCI clock rates up to 66-MHz.
기술 자료
유형 | 직함 | 날짜 | ||
---|---|---|---|---|
* | Data sheet | PCI-to-PCI Bridge, PCI2050B datasheet (Rev. G) | 2013/04/15 | |
* | Errata | PCI2050B Errata (Rev. B) | 2009/04/09 | |
* | User guide | HSSC MicroStar BGA Discontinued and Redesigned | 2022/05/08 | |
Application note | Comparing the PCI2050B to the PCI2050 | 2006/02/03 | ||
Application note | Difference Between the Intel 21150ac/bc and the PCI2050/2050B (Rev. B) | 2005/11/15 |
설계 및 개발
추가 조건 또는 필수 리소스는 사용 가능한 경우 아래 제목을 클릭하여 세부 정보 페이지를 확인하세요.
PSPICE-FOR-TI — TI 설계 및 시뮬레이션 툴용 PSpice®
TI 설계 및 시뮬레이션 환경용 PSpice는 기본 제공 라이브러리를 이용해 복잡한 혼합 신호 설계를 시뮬레이션할 수 있습니다. 레이아웃 및 제작에 (...)
TINA-TI — SPICE 기반 아날로그 시뮬레이션 프로그램
패키지 | 핀 | CAD 기호, 풋프린트 및 3D 모델 |
---|---|---|
LQFP (PDV) | 208 | Ultra Librarian |
NFBGA (ZWT) | 257 | Ultra Librarian |
주문 및 품질
- RoHS
- REACH
- 디바이스 마킹
- 납 마감/볼 재질
- MSL 등급/피크 리플로우
- MTBF/FIT 예측
- 물질 성분
- 인증 요약
- 지속적인 신뢰성 모니터링
- 팹 위치
- 조립 위치
권장 제품에는 본 TI 제품과 관련된 매개 변수, 평가 모듈 또는 레퍼런스 디자인이 있을 수 있습니다.