SLLSFA7A July 2020 – April 2021 DRV8706-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
The DRV8706-Q1 provides an advanced, adjustable floating smart gate driver architecture to provide advanced MOSFET control and robust switching performance. The DRV8706-Q1 provides driver functions for slew rate control and a driver state machine for dead-time handshaking, parasitic dV/dt gate coupling prevention, and MOSFET gate fault detection.
Smart Gate Driver Core Functions:
| Core Function | Terminology | Description |
|---|---|---|
| IDRIVE / TDRIVE | IDRVP | Programmable gate drive source current for adjustable MOSFET slew rate control. Configured with the IDRVP_x control register or IDRIVE pin. |
| IDRVN | Programmable gate drive sink current for adjustable MOSFET slew rate control. Configured with the IDRVN_x control register or IDRIVE pin. | |
| IHOLD | Fixed gate driver hold pull up current during non-switching period. | |
| ISTRONG | Fixed gate driver strong pull down current during non-switching period. | |
| tDRIVE | IDRVP/N drive current duration before IHOLD or ISTRONG. Also provides VGS and VDS fault monitor blanking period. Configured with the VGS_TDRV_x control register. | |
| tPD | Propagation delay from logic control signal to gate driver output change. | |
| tDEAD | Body diode conduction period between high-side and low-side switch transition. Configured with the TDEAD_x control register. |