SLLSES1E December 2015 – July 2025 HD3SS3220 , HD3SS3220L
PRODUCTION DATA
For this design example, use the parameters shown in Table 7-3.
| PARAMETER | EXAMPLE | COMMENTS |
|---|---|---|
| VDD5 | 5V | VBUS from Type-C port can be used. |
| I2C I/O Supply | 3.3V | 1.8V is also an option. When using the 3.3V supply, the customer must ensure that the VDD5 is 3V and above. Otherwise the I2C may back power the device |
| VCC33 | 3.3V | 3-3.6V range allowed. |
| AC Coupling Capacitors for SS signals | 100nF | 75-200nF range allowed. For TX pairs only, RX pairs will be biased by host Receiver. Note that HD3SS3220 requires a common mode biasing of 0-2V. If host receiver has bias voltage outside this range, appropriate additional ac coupling caps and biasing of HD3SS3220 RX pairs needed. |
| Pull-up Resistors: DIR, INT_N | 200K | Smaller values can be used, but leakage needs to be considered for device power budget calculations. |
| Pull-up Resistors: I2C | 4.7K | |
| Series resistor: VBUS_DET | 900K |