SBOS062C September   2000  – January 2022 INA126 , INA2126

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Pin Configuration and Functions
  6. Specifications
    1. 6.1 Absolute Maximum Ratings
    2. 6.2 ESD Ratings
    3. 6.3 Recommended Operating Conditions
    4. 6.4 Thermal Information: INA126
    5. 6.5 Thermal Information: INA2126
    6. 6.6 Electrical Characteristics
    7. 6.7 Typical Characteristics
  7. Detailed Description
    1. 7.1 Overview
    2. 7.2 Functional Block Diagram
    3. 7.3 Feature Description
    4. 7.4 Device Functional Modes
      1. 7.4.1 Single-Supply Operation
  8. Application and Implementation
    1. 8.1 Application Information
    2. 8.2 Typical Application
      1. 8.2.1 Design Requirements
      2. 8.2.2 Detailed Design Procedure
        1. 8.2.2.1 Setting the Gain
        2. 8.2.2.2 Offset Trimming
        3. 8.2.2.3 Input Bias Current Return
        4. 8.2.2.4 Input Common-Mode Range
        5. 8.2.2.5 Input Protection
        6. 8.2.2.6 Channel Crosstalk—Dual Version
      3. 8.2.3 Application Curves
  9. Power Supply Recommendations
    1. 9.1 Low-Voltage Operation
  10. 10Layout
    1. 10.1 Layout Guidelines
    2. 10.2 Layout Example
  11. 11Device and Documentation Support
    1. 11.1 Device Support
      1. 11.1.1 Development Support
        1. 11.1.1.1 PSpice® for TI
    2. 11.2 Receiving Notification of Documentation Updates
    3. 11.3 Support Resources
    4. 11.4 Trademarks
    5. 11.5 Electrostatic Discharge Caution
    6. 11.6 Glossary
  12. 12Mechanical, Packaging, and Orderable Information

Package Options

Mechanical Data (Package|Pins)
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Features

  • Low quiescent current: 175 μA/channel
  • Wide supply range: ±1.35 V to ±18 V
  • Low offset voltage: 250-μV maximum
  • Low offset drift: 3-μV/°C maximum
  • Low noise: 35 nV/√Hz
  • Low input bias current: 25-nA maximum
  • Temperature range: –40°C to +85°C
  • Multiple package options:
    • Single channel:
      • INA126P/PA 8-pin PDIP (P)
      • INA126U/UA 8-pin SOIC (D)
      • INA126E/EA 8-pin VSSOP (DGK)
    • Dual channels:
      • INA2126P/PA 16-pin PDIP (N)
      • INA2126U/UA 16-pin SOIC (D)
      • INA2126E/EA 16-pin SSOP (DBQ)