SNVSAU6A November 2017 – June 2021 LP87332D
PRODUCTION DATA
TOP_MASK_1 is shown in Table 7-73, Address: 0x20
| D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 |
| PGOOD_INT_MASK | Reserved - do not use | SYNC_CLK _MASK | Reserved - do not use | TDIE_WARN _MASK | Reserved - do not use | I_LOAD_ READY_MASK | |
| Bits | Field | Type | Default | Description |
|---|---|---|---|---|
| 7 | PGOOD_INT _MASK | R/W | 1 | Masking for Power-Good interrupt (PGOOD_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the PGOOD_STAT status bit in the TOP_STAT register. |
| 6:5 | Reserved - do not use | R/W | 00 | |
| 4 | SYNC_CLK _MASK | R/W | 1 | Masking for the external clock detection interrupt (SYNC_CLK_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the SYNC_CLK_STAT status bit in the TOP_STAT register. |
| 3 | Reserved - do not use | R/W | 0 | |
| 2 | TDIE_WARN _MASK | R/W | 0 | Masking for the thermal warning interrupt (TDIE_WARN_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. This bit does not affect the TDIE_WARN_STAT status bit in the TOP_STAT register. |
| 1 | Reserved - do not use | R/W | 0 | |
| 0 | I_MEAS _MASK | R/W | 0 | Masking for the load current measurement ready interrupt (MEAS_INT in INT_TOP_1 register): 0 - Interrupt is generated. 1 - Interrupt is not generated. |