SBOS780C March 2016 – June 2021 THS3215
PRODUCTION DATA
at +VCC = 6.0 V, –VCC = –6.0 V, fixed gain of 2 V/V, 25-Ω D2S source impedance, VIC = 0.25 V, external path selected (PATHSEL = +VCC), VREF = GND, D2S RLOAD = 100 Ω at pin 6, and TJ ≈ 25°C (unless otherwise noted)

| VOUT = 250 mVPP |
Figure 6-15 HD2 vs Output Voltage
Figure 6-17 Common-Mode Rejection Ratio vs Input Common-Mode Voltage
| 30 units shown |

| ±1-V output pulse |

| 25-Ω D2S source impedance on each input |

| VOUT = 2 VPP |
Figure 6-16 HD3 vs Output Voltage
Figure 6-18 Differential Input Noise vs Source Impedance
Figure 6-20 Output Impedance vs Supply Voltage
| ±1-V output pulse |
Figure 6-24 Simulated Power-Supply Rejection Ratio vs Input Common-Mode Voltage