SPRSP69D July 2023 – August 2025 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
On every reset, the device executes a boot sequence in the ROM depending on the reset type and boot configuration. This sequence initializes the device to run the application code. For the CPU, the boot ROM also contains peripheral bootloaders that can be used to load an application into RAM. These bootloaders can be disabled for safety or security purposes.
Table 7-11 shows the boot features that are available for the C28x CPU. Additionally,Table 7-12 shows the sizes of the various ROMs on the device.
| BOOT FEATURE | CPU |
|---|---|
| Initial boot process | Device reset |
| Boot mode selection | GPIOs |
| Boot modes supported | Flash boot Secure Flash boot RAM boot FWU boot Wait boot |
| Peripheral boot loaders supported | Parallel IO SCI/Wait CAN CANFD I2C SPI |
| ROM | CPU SIZE |
|---|---|
| Secure and Unsecure boot ROM | 64KB |