SPRSP69D July 2023 – August 2025 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| 12 | tc(SPC)S | Cycle time, SPICLK | 4tc(SYSCLK) | ns | |
| 13 | tw(SPC1)S | Pulse duration, SPICLK, first pulse | 2tc(SYSCLK) – 1 | ns | |
| 14 | tw(SPC2)S | Pulse duration, SPICLK, second pulse | 2tc(SYSCLK) – 1 | ns | |
| 19 | tsu(PICO)S | Setup time, SPIPICO valid before SPICLK | 1.5tc(SYSCLK) | ns | |
| 20 | th(PICO)S | Hold time, SPIPICO valid after SPICLK | 1.5tc(SYSCLK) | ns | |
| 25 | tsu(PTE)S | Setup time, SPIPTE valid before SPICLK (Clock Phase = 0) | 2tc(SYSCLK) + 11 | ns | |
| Setup time, SPIPTE valid before SPICLK (Clock Phase = 1) | 2tc(SYSCLK) + 20 | ns | |||
| 26 | th(PTE)S | Hold time, SPIPTE invalid after SPICLK | 1.5tc(SYSCLK) | ns | |