SPRSP69D July 2023 – August 2025 TMS320F28P650DH , TMS320F28P650DK , TMS320F28P650SH , TMS320F28P650SK , TMS320F28P659DH-Q1 , TMS320F28P659DK-Q1 , TMS320F28P659SH-Q1
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | ||
|---|---|---|---|---|---|---|---|
| Digital and Analog IO | |||||||
| VOH | High-level output voltage | IOH = IOH MIN | VDDIO * 0.8 | V | |||
| IOH = –100 μA | VDDIO – 0.2 | ||||||
| VOL | Low-level output voltage | IOL = IOL MAX | 0.4 | V | |||
| IOL = 100 µA | 0.2 | ||||||
| IOH | High-level output source current for all output pins | –4 | mA | ||||
| IOL | Low-level output sink current for all output pins | 4 | mA | ||||
| ROH | High-level output impedance for all output pins | 70 | Ω | ||||
| ROL | Low-level output impedance for all output pins | 70 | Ω | ||||
| VIH | High-level input voltage | 2.0 | V | ||||
| VIL | Low-level input voltage | 0.8 | V | ||||
| VHYSTERESIS | Input hysteresis | 125 | mV | ||||
| IPULLDOWN | Input current | Pins with pulldown | VDDIO = 3.3 V VIN = VDDIO |
120 | µA | ||
| IPULLUP | Input current | Digital inputs with pullup enabled(1) | VDDIO = 3.3 V VIN = 0 V |
160 | µA | ||
| ILEAK | Pin leakage | Digital inputs | Pullups and outputs disabled 0 V ≤ VIN ≤ VDDIO |
0.1 | µA | ||
| Analog pins (except ADCINB3/VDAC) | Analog drivers disabled 0 V ≤ VIN ≤ VDDA |
0.1 | |||||
| ADCINB3/VDAC | 2 | 11 | |||||
| CI | Input capacitance | Digital inputs | 2 | pF | |||
| Analog pins(2) | |||||||
| VREG, POR and BOR | |||||||
| VREG, POR, BOR(3) | |||||||