JAJSW71 February 2025 ADC3683-EP , ADC3683-SEP
PRODUCTION DATA
デバイスごとのパッケージ図は、PDF版データシートをご参照ください。
The ADC3683-xEP is a low noise, ultra-low power 18-bit high-speed dual channel ADC family supporting sampling rates up to 65 MSPS. The device offers DC precision together with IF sampling support. Making the device designed for a wide range of applications. The ADC3683-xEP is equipped with an internal reference option but it also supports the use of an external, high precision 1.6V voltage reference or an external 1.2V reference which is buffered and gained up internally. Because of the inherent low latency architecture, the digital output result is available after only one or two clock cycles depending on the digital output interface.
An optional programmable digital down converter enables external anti-alias filter relaxation as well as output data rate reduction. The digital filter provides a 32-bit programmable NCO and supports both real or complex decimation.
The ADC3683-xEP uses a serial LVDS (SLVDS) interface to output the data which minimizes the number of digital interconnects. The device supports a two-lane (2-wire), a one-lane (1-wire) and a half-lane (1/2-wire) option. The ADC3683-xEP includes a digital output formatter which supports output resolutions from 14 to 20-bit.
The device features and control options are set up either through pin configurations or via SPI register writes.