SPRAD06C March 2022 – March 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM62L
Set up the system-level schematic in the simulator by connecting the SOC IBIS model, board model, power supplies, DRAM package model, and DRAM IBIS model. A typical system-level DDR schematic is shown in Figure 4-2.
Figure 4-2 Typical
System-Level DDR Schematic******************************************
* On-die Decoupling circuit for AM62x,
AM62Lx (DIE_VDDS_DDR to VSS)
******************************************
* Notes:
* Includes on-die decoupling for all DDR signals
*
* This subcircuit must be added across the AM62x,
AM62Lx IBIS model's
* DIE_VDDS_DDR and VSS pins
*
******************************************
* x_decouple DIE_VDDS_DDR vss_die AM62x,
AM62Lx_ondie_decoupling_alldq
******************************************
.SUBCKTAM62x,
AM62Lx_ondie_decoupling_alldq DIE_VDDS_DDR vss_die
Cvddq_c DIE_VDDS_DDR DIE_VDDS_DDR_c 1.324741e-9
Rvddq_c vss_die DIE_VDDS_DDR_c 25.0036612e-3
.ENDS******************************************
* On-die Decoupling circuit for AM62x,
AM62Lx (DIE_VDDS_DDR to VSS)
******************************************
* Notes:
* Includes on-die decoupling for all DDR signals
*
* This subcircuit must be added across the AM62x,
AM62Lx IBIS model's
* DIE_VDDS_DDR and VSS pins
*
******************************************
* x_decouple DIE_VDDS_DDR vss_die AM62x,
AM62Lx_ondie_decoupling_alldq
******************************************
.SUBCKTAM62x,
AM62Lx_ondie_decoupling_alldq DIE_VDDS_DDR vss_die
Cvddq_c DIE_VDDS_DDR DIE_VDDS_DDR_c 4.335517e-9
Rvddq_c vss_die DIE_VDDS_DDR_c 25.0036612e-3
.ENDS