SPRUJ53C April 2024 – February 2025 TMS320F28P550SG , TMS320F28P550SJ , TMS320F28P559SG-Q1 , TMS320F28P559SJ-Q1
Table 3-374 lists the memory-mapped registers for the UID_REGS registers. All register offset addresses not listed in Table 3-374 should be considered as reserved locations and the register contents should not be modified.
| Offset | Acronym | Register Name | Write Protection | Section |
|---|---|---|---|---|
| 0h | UID_PSRAND0 | UID Psuedo-random 160 bit number | Go | |
| 2h | UID_PSRAND1 | UID Psuedo-random 160 bit number | Go | |
| 4h | UID_PSRAND2 | UID Psuedo-random 160 bit number | Go | |
| 6h | UID_PSRAND3 | UID Psuedo-random 160 bit number | Go | |
| 8h | UID_PSRAND4 | UID Psuedo-random 160 bit number | Go | |
| Ah | UID_UNIQUE0 | UID Unique 64 bit number | Go | |
| Ch | UID_UNIQUE1 | UID Unique 64 bit number | Go | |
| Eh | UID_CHECKSUM | UID Checksum | Go |
Complex bit access types are encoded to fit into small table cells. Table 3-375 shows the codes that are used for access types in this section.
| Access Type | Code | Description |
|---|---|---|
| Read Type | ||
| R | R | Read |
| Reset or Default Value | ||
| -n | Value after reset or the default value | |
UID_PSRAND0 is shown in Figure 3-334 and described in Table 3-376.
Return to the Summary Table.
UID Psuedo-random 160 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RandomID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RandomID | R | Xh | Psuedorandom portion of the UID Reset type: N/A |
UID_PSRAND1 is shown in Figure 3-335 and described in Table 3-377.
Return to the Summary Table.
UID Psuedo-random 160 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RandomID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RandomID | R | Xh | Psuedorandom portion of the UID Reset type: N/A |
UID_PSRAND2 is shown in Figure 3-336 and described in Table 3-378.
Return to the Summary Table.
UID Psuedo-random 160 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RandomID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RandomID | R | Xh | Psuedorandom portion of the UID Reset type: N/A |
UID_PSRAND3 is shown in Figure 3-337 and described in Table 3-379.
Return to the Summary Table.
UID Psuedo-random 160 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RandomID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RandomID | R | Xh | Psuedorandom portion of the UID Reset type: N/A |
UID_PSRAND4 is shown in Figure 3-338 and described in Table 3-380.
Return to the Summary Table.
UID Psuedo-random 160 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| RandomID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | RandomID | R | Xh | Psuedorandom portion of the UID Reset type: N/A |
UID_UNIQUE0 is shown in Figure 3-339 and described in Table 3-381.
Return to the Summary Table.
UID Unique 64 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| UniqueID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | UniqueID | R | Xh | Unique portion of the UID. This identifier will be unique across all devices with the same PARTIDH. Reset type: N/A |
UID_UNIQUE1 is shown in Figure 3-340 and described in Table 3-382.
Return to the Summary Table.
UID Unique 64 bit number
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| UniqueID | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | UniqueID | R | Xh | Unique portion of the UID. This identifier will be unique across all devices with the same PARTIDH. Reset type: N/A |
UID_CHECKSUM is shown in Figure 3-341 and described in Table 3-383.
Return to the Summary Table.
Fletcher checksum of UID_PSRAND and UID_UNIQUE registers
| 31 | 30 | 29 | 28 | 27 | 26 | 25 | 24 | 23 | 22 | 21 | 20 | 19 | 18 | 17 | 16 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
| Checksum | |||||||||||||||||||||||||||||||
| R-Xh | |||||||||||||||||||||||||||||||
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 31-0 | Checksum | R | Xh | Fletcher checksum of UID_PSRANDx and UID_UINIQUE Reset type: N/A |