SBASAY5A June 2024 – May 2025 ADS8681W , ADS8685W , ADS8689W
PRODUCTION DATA
| MIN | TYP | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| CONVERSION CYCLE | ||||||
| fcycle | Sampling frequency | ADS8681W | 1000 | kSPS | ||
| ADS8685W | 500 | |||||
| ADS8689W | 100 | |||||
| tcycle | ADC cycle time period | 1 / fcycle | s | |||
| tacq | Acquisition time | ADS8681W | 335 | ns | ||
| ADS8685W | 1000 | |||||
| ADS8689W | 5000 | |||||
| ASYNCHRONOUS RESET | ||||||
| twl_RST | Pulse duration: RST low | 100 | ns | |||
| SPI-COMPATIBLE SERIAL INTERFACE | ||||||
| fCLK | Serial clock frequency | 66.67 | MHz | |||
| tCLK | Serial clock time period | 1/fCLK | ||||
| tPH_CK | SCLK high time | 0.45 | 0.55 | tCLK | ||
| tPL_CK | SCLK low time | 0.45 | 0.55 | tCLK | ||
| tSU_CSCK | Setup time: CONVST/CS falling to first SCLK capture edge | 7.5 | ns | |||
| tSU_CKDI | Setup time: SDI data valid to SCLK capture edge | 7.5 | ns | |||
| tHT_CKDI | Hold time: SCLK capture edge to (previous) data valid on SDI | 7.5 | ns | |||
| SOURCE-SYNCHRONOUS SERIAL INTERFACE (EXTERNAL CLOCK) | ||||||
| fCLK | Serial clock frequency | 66.67 | MHz | |||
| tCLK | Serial clock time period | 1/fCLK | ||||
| tPH_CK | SCLK high time | 0.45 | 0.55 | tCLK | ||
| tPL_CK | SCLK low time | 0.45 | 0.55 | tCLK | ||