SLVSK12 October 2025 DRV8311-Q1
PRODUCTION DATA
In 3x PWM mode, the INHx pin controls each half-bridge and supports two output states: low or high. To configure DRV8311H-Q1 in 3x PWM mode, connect the MODE pin to AVDD or keep the MODE pin to Hi-Z. To enable 3x PWM mode in DRV8311S-Q1 configure the MODE bits with PWM_MODE = 10b. The INLx pin is used to put the half bridge in the Hi-Z state. If the Hi-Z state is not required, tie all INLx pins to logic high (for example, by tying them to AVDD). The corresponding INHx and INLx signals control the output state as listed in Table 7-4.
| INLx | INHx | OUTx |
|---|---|---|
| 0 | X | Hi-Z |
| 1 | 0 | L |
| 1 | 1 | H |
Figure 7-5 shows the typical application diagram configured in 3x PWM mode.