SNAS927 August 2025 LMKDB1202 , LMKDB1204
PRODUCTION DATA
First of all, calculate the jitter budget for the clock buffer using RMS addition. The maximum allowed additive jitter for the clock buffer is square root of the difference between square of reference clock jitter and square of total clock jitter.
The maximum PCIe Gen 5 additive jitter allowed for the buffer is sqrt(502 – 452) = 21fs. According to the Specifications under the Electrical Characteristics table, the additive PCIe Gen 5 jitter under Common Clock and ≥3.5V/ns input slew rate test condition is 13fs maximum, well below 21fs requirement.
Similarly, the maximum 12kHz to 20MHz additive jitter allowed at 156.25MHz is sqrt(1002 – 902) = 43fs. According to the Specifications under the Electrical Characteristics table, the 12kHz to 20MHz additive jitter at 156.25MHz is 31fs maximum, well below the 43fs requirement.