SNAU290 November 2024 LMK3H0102
| Bit | Firld | Type | Reset | Description |
|---|---|---|---|---|
| 15:9 | FOD1_N_DIV | R/W | 0x0C |
Integer Ratio of BAW frequency to FOD1 frequency. This field is stored in the EFUSE. |
| 8 | CH1_FOD_SEL | R/W | 0x0 |
Selects the FOD to use as the input source for Channel Divider 1. This field is stored in the EFUSE. 0h: FOD0. 1h: FOD1. |
| 7 | CH1_EDGE_COMB_EN | R/W | 0x0 |
Selects between using Channel Divider 1 or using the Edge Combiner as the input source for Output Driver 1. This field is stored in the EFUSE. 0h: Channel Divider 1 input 1h: Edge Combiner input |
| 6 | OUT1_DISABLE_STATE | R/W | 0x0 |
When OUT1 is disabled, this bit selects whether the OUT1_P and OUT1_N pins are forced to GND or tri-stated. This field is stored in the EFUSE. 0h: Forced to GND on disable. Tri-state on disable. |
| 5 | OUT0_DISABLE_STATE | R/W | 0x0 |
When OUT0 is disabled, this bit selects whether the OUT0_P and OUT0_N pins are forced to GND or tri-stated. This field is stored in the EFUSE. 0h: Forced to GND on disable. Tri-state on disable. |
| 4 | CH0_FOD_SEL | R/W | 0x0 |
Selects the FOD to use as the input source for Channel Divider 0. This field is stored in the EFUSE. 0h: FOD0. 1h: FOD1. |
| 3 | CH0_EDGE_COMB_EN | R/W | 0x0 |
Selects between using Channel Divider 0 or using the Edge Combiner as the input source for Output Driver 0. This field is stored in the EFUSE. 0h: Channel Divider 0 input 1h: Edge Combiner input |
| 2:0 | CH0_DIV | R/W | 0x1 |
Divider value for Channel Divider 0. This field is stored in the EFUSE. 0h: Channel Divider disabled. 1h: FOD / 2 2h: FOD / 4 3h: FOD / 6 4h: FOD / 8 5h: FOD / 10 6h: FOD / 20 7h: FOD / 40 |