SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
The processor family supports x1 instance of CPSW3G Ethernet switch (with 2 external ports) and supports x2 (two) independent Ethernet interface with independent MAC ID (using CPSW3G0 peripheral). CPSW3G0 allows using mixed RGMII/RMII interface topology for the x2 external interface ports. Each of the MAC interface supports RGMII or RMII interface.
Before using the Ethernet ports and configuring the MDIO interface (for boot and normal operation), refer to advisory i2329 MDIO: MDIO interface corruption (CPSW and PRU-ICSS) in the AM62x Processor Silicon Revision 1.0.
For more information on the Ethernet interface, see the following FAQs:
The FAQ is generic and can also be used for AM625, AM623, AM620-Q1, AM625-Q1, AM625SIP processor family.
[FAQ] AM625 / AM623 / AM620-Q1 / AM625-Q1 / AM625SIP: Ethernet PHY RGMII synchronous clock