SPRAD05E August 2024 – October 2025 AM620-Q1 , AM623 , AM625 , AM625-Q1 , AM625SIP
The DDRSS controller and DDRSS PHY have a number of parameters to configure. To support the configuration, an online tool (SysConfig tool) is provided that generates an output file that is consumed by the driver. Choose the DDR Subsystem Register Configuration from the Software tool pulldown menu and choose the processor. The SysConfig tool takes board information, timing parameters from DDR device-specific data sheet, and IO parameters as inputs and then outputs a header file that the driver uses to program the DDR controller and DDR PHY. The driver then initiates the full training sequence.
The SDK includes configuration file for the memory (DDR4 or LPDDR4) device mounted on the SK. In case a new configuration is required for a different memory (DDR4 or LPDDR4) device, a new configuration file has to be generated using the DDR Register Configuration tool.
For more information, see the following FAQ:
The FAQ is generic and can also be used for AM625, AM623, AM620-Q1, AM625-Q1, AM625SIP processor family.