SPRSP62C
December 2022 – November 2025
TDA4AL-Q1
,
TDA4VE-Q1
,
TDA4VL-Q1
PRODUCTION DATA
1
1
Features
2
Applications
3
Description
3.1
Functional Block Diagram
4
Device Comparison
5
Terminal Configuration and Functions
5.1
Pin Diagrams
5.2
Pin Attributes
10
11
5.3
Signal Descriptions
13
5.3.1
ADC
5.3.1.1
MCU Domain
16
17
18
5.3.2
DDRSS
5.3.2.1
MAIN Domain
21
22
5.3.3
GPIO
5.3.3.1
MAIN Domain
25
5.3.3.2
WKUP Domain
27
5.3.4
I2C
5.3.4.1
MAIN Domain
30
31
32
33
34
35
36
5.3.4.2
MCU Domain
38
39
5.3.4.3
WKUP Domain
41
5.3.5
I3C
5.3.5.1
MCU Domain
44
5.3.6
MCAN
5.3.6.1
MAIN Domain
47
48
49
50
51
52
53
54
55
56
57
58
59
60
61
62
63
64
5.3.6.2
MCU Domain
66
67
5.3.7
MCSPI
5.3.7.1
MAIN Domain
70
71
72
73
74
75
76
5.3.7.2
MCU Domain
78
79
5.3.8
UART
5.3.8.1
MAIN Domain
82
83
84
85
86
87
88
89
90
91
5.3.8.2
MCU Domain
93
5.3.8.3
WKUP Domain
95
5.3.9
MDIO
5.3.9.1
MAIN Domain
98
5.3.9.2
MCU Domain
100
5.3.10
CPSW2G
5.3.10.1
MAIN Domain
103
5.3.10.2
MCU Domain
105
5.3.11
ECAP
5.3.11.1
MAIN Domain
108
109
110
5.3.12
EQEP
5.3.12.1
MAIN Domain
113
114
115
5.3.13
EPWM
5.3.13.1
MAIN Domain
118
119
120
121
122
123
124
5.3.14
USB
5.3.14.1
MAIN Domain
127
5.3.15
Display Port
5.3.15.1
MAIN Domain
130
5.3.16
Hyperlink
5.3.16.1
MAIN Domain
133
134
135
5.3.17
PCIE
5.3.17.1
MAIN Domain
138
5.3.18
SERDES
5.3.18.1
MAIN Domain
141
5.3.19
DSI
5.3.19.1
MAIN Domain
144
145
5.3.20
CSI
5.3.20.1
MAIN Domain
148
149
5.3.21
MCASP
5.3.21.1
MAIN Domain
152
153
154
155
156
5.3.22
DMTIMER
5.3.22.1
MAIN Domain
159
5.3.22.2
MCU Domain
161
5.3.23
CPTS
5.3.23.1
MAIN Domain
164
5.3.23.2
MCU Domain
166
5.3.24
DSS
5.3.24.1
MAIN Domain
169
5.3.25
GPMC
5.3.25.1
MAIN Domain
172
5.3.26
MMC
5.3.26.1
MAIN Domain
175
176
5.3.27
OSPI
5.3.27.1
MCU Domain
179
180
5.3.28
Hyperbus
5.3.28.1
MCU Domain
183
5.3.29
Emulation and Debug
5.3.29.1
MAIN Domain
186
187
5.3.30
System and Miscellaneous
5.3.30.1
Boot Mode configuration
190
5.3.30.2
Clock
192
193
5.3.30.3
System
195
196
5.3.30.4
EFUSE
198
5.3.30.5
VMON
200
5.3.31
Power
202
5.4
Connection for Unused Pins
6
Specifications
6.1
Absolute Maximum Ratings
6.2
ESD Ratings
6.3
Recommended Operating Conditions
6.4
Power-On-Hour (POH) Limits
6.5
Operating Performance Points
6.6
Electrical Characteristics
6.6.1
I2C, Open-Drain, Fail-Safe (I2C OD FS) Electrical Characteristics
6.6.2
Fail-Safe Reset (FS Reset) Electrical Characteristics
6.6.3
HFOSC/LFOSC Electrical Characteristics
6.6.4
eMMCPHY Electrical Characteristics
6.6.5
SDIO Electrical Characteristics
6.6.6
CSI2/DSI D-PHY Electrical Characteristics
6.6.7
ADC12B Electrical Characteristics
6.6.8
LVCMOS Electrical Characteristics
6.6.9
USB2PHY Electrical Characteristics
6.6.10
SerDes 2-L-PHY/4-L-PHY Electrical Characteristics
6.6.11
UFS M-PHY Electrical Characteristics
6.6.12
eDP/DP AUX-PHY Electrical Characteristics
6.6.13
DDR0 Electrical Characteristics
6.7
VPP Specifications for One-Time Programmable (OTP) eFuses
6.7.1
Recommended Operating Conditions for OTP eFuse Programming
6.7.2
Hardware Requirements
6.7.3
Programming Sequence
6.7.4
Impact to Your Hardware Warranty
6.8
Thermal Resistance Characteristics
6.8.1
Thermal Resistance Characteristics for ALZ Package
6.9
Temperature Sensor Characteristics
6.10
Timing and Switching Characteristics
6.10.1
Timing Parameters and Information
6.10.2
Power Supply Sequencing
6.10.2.1
Power Supply Slew Rate Requirement
6.10.2.2
Combined MCU and Main Domains Power- Up Sequencing
6.10.2.3
Combined MCU and Main Domains Power- Down Sequencing - Option 1
6.10.2.4
Isolated MCU and Main Domains Power- Up Sequencing
6.10.2.5
Isolated MCU and Main Domains Power- Down Sequencing - Option 1
6.10.2.6
Independent MCU and Main Domains, Entry and Exit of MCU Only Sequencing
6.10.2.7
Independent MCU and Main Domains, Entry and Exit of DDR Retention State
6.10.2.8
Independent MCU and Main Domains, Entry and Exit of GPIO Retention Sequencing
6.10.3
System Timing
6.10.3.1
Reset Timing
6.10.3.2
Safety Signal Timing
6.10.3.3
Clock Timing
6.10.4
Clock Specifications
6.10.4.1
Input and Output Clocks / Oscillators
6.10.4.1.1
WKUP_OSC0 Internal Oscillator Clock Source
6.10.4.1.1.1
Load Capacitance
6.10.4.1.1.2
Shunt Capacitance
6.10.4.1.2
WKUP_OSC0 LVCMOS Digital Clock Source
6.10.4.1.3
Auxiliary OSC1 Internal Oscillator Clock Source
6.10.4.1.3.1
Load Capacitance
6.10.4.1.3.2
Shunt Capacitance
6.10.4.1.4
Auxiliary OSC1 LVCMOS Digital Clock Source
6.10.4.1.5
Auxiliary OSC1 Not Used
6.10.4.2
Output Clocks
6.10.4.3
PLLs
6.10.4.4
Module and Peripheral Clocks Frequencies
6.10.5
Peripherals
6.10.5.1
ATL
6.10.5.1.1
ATL_PCLK Timing Requirements
6.10.5.1.2
ATL_AWS[x] Timing Requirements
6.10.5.1.3
ATL_BWS[x] Timing Requirements
6.10.5.1.4
ATCLK[x] Switching Characteristics
6.10.5.2
CPSW2G
6.10.5.2.1
CPSW2G MDIO Interface Timings
6.10.5.2.2
CPSW2G RMII Timings
6.10.5.2.2.1
CPSW2G RMII[x]_REF_CLK Timing Requirements – RMII Mode
6.10.5.2.2.2
CPSW2G RMII[x]_RXD[1:0], RMII[x]_CRS_DV, and RMII[x]_RX_ER Timing Requirements – RMII Mode
6.10.5.2.2.3
CPSW2G RMII[x]_TXD[1:0], and RMII[x]_TX_EN Switching Characteristics – RMII Mode
6.10.5.2.3
CPSW2G RGMII Timings
6.10.5.2.3.1
RGMII[x]_RXC Timing Requirements – RGMII Mode
6.10.5.2.3.2
CPSW2G Timing Requirements for RGMII[x]_RD[3:0], and RGMII[x]_RCTL – RGMII Mode
6.10.5.2.3.3
CPSW2G RGMII[x]_TXC Switching Characteristics – RGMII Mode
6.10.5.2.3.4
RGMII[x]_TD[3:0], and RGMII[x]_TX_CTL Switching Characteristics – RGMII Mode
6.10.5.3
CSI-2
6.10.5.4
DDRSS
6.10.5.5
DSS
6.10.5.6
eCAP
6.10.5.6.1
Timing Requirements for eCAP
6.10.5.6.2
Switching Characteristics for eCAP
6.10.5.7
EPWM
6.10.5.7.1
Timing Requirements for eHRPWM
6.10.5.7.2
Switching Characteristics for eHRPWM
6.10.5.8
eQEP
6.10.5.8.1
Timing Requirements for eQEP
6.10.5.8.2
Switching Characteristics for eQEP
6.10.5.9
GPIO
6.10.5.9.1
GPIO Timing Requirements
6.10.5.9.2
GPIO Switching Characteristics
6.10.5.10
GPMC
6.10.5.10.1
GPMC and NOR Flash — Synchronous Mode
6.10.5.10.1.1
GPMC and NOR Flash Timing Requirements — Synchronous Mode
6.10.5.10.1.2
GPMC and NOR Flash Switching Characteristics – Synchronous Mode
6.10.5.10.2
GPMC and NOR Flash — Asynchronous Mode
6.10.5.10.2.1
GPMC and NOR Flash Timing Requirements – Asynchronous Mode
6.10.5.10.2.2
GPMC and NOR Flash Switching Characteristics – Asynchronous Mode
6.10.5.10.3
GPMC and NAND Flash — Asynchronous Mode
6.10.5.10.3.1
GPMC and NAND Flash Timing Requirements – Asynchronous Mode
6.10.5.10.3.2
GPMC and NAND Flash Switching Characteristics – Asynchronous Mode
6.10.5.10.4
GPMC0 IOSET
6.10.5.11
HyperBus
6.10.5.11.1
Timing Requirements for HyperBus
6.10.5.11.2
HyperBus 166 MHz Switching Characteristics
6.10.5.11.3
HyperBus 100 MHz Switching Characteristics
6.10.5.12
I2C
6.10.5.13
I3C
6.10.5.14
MCAN
6.10.5.15
MCASP
6.10.5.16
MCSPI
6.10.5.16.1
MCSPI — Controller Mode
6.10.5.16.2
MCSPI — Peripheral Mode
6.10.5.17
MMCSD
6.10.5.17.1
MMC0 - eMMC Interface
6.10.5.17.1.1
Legacy SDR Mode
6.10.5.17.1.2
High Speed SDR Mode
6.10.5.17.1.3
High Speed DDR Mode
6.10.5.17.1.4
HS200 Mode
6.10.5.17.1.5
HS400 Mode
6.10.5.17.2
MMC1 - SD/SDIO Interface
6.10.5.17.2.1
Default Speed Mode
6.10.5.17.2.2
High Speed Mode
6.10.5.17.2.3
UHS–I SDR12 Mode
6.10.5.17.2.4
UHS–I SDR25 Mode
6.10.5.17.2.5
UHS–I SDR50 Mode
6.10.5.17.2.6
UHS–I DDR50 Mode
6.10.5.17.2.7
UHS–I SDR104 Mode
6.10.5.18
CPTS
6.10.5.18.1
CPTS Timing Requirements
6.10.5.18.2
CPTS Switching Characteristics
6.10.5.19
OSPI
6.10.5.19.1
OSPI0/1 PHY Mode
6.10.5.19.1.1
OSPI0/1 With PHY Data Training
6.10.5.19.1.2
OSPI Without Data Training
6.10.5.19.1.2.1
OSPI Timing Requirements – SDR Mode
6.10.5.19.1.2.2
OSPI Switching Characteristics – SDR Mode
6.10.5.19.1.2.3
OSPI Timing Requirements – DDR Mode
6.10.5.19.1.2.4
OSPI Switching Characteristics – PHY DDR Mode
6.10.5.19.2
OSPI0/1 Tap Mode
6.10.5.19.2.1
OSPI0 Tap SDR Timing
6.10.5.19.2.2
OSPI0 Tap DDR Timing
6.10.5.20
PCIE
6.10.5.21
Timers
6.10.5.21.1
Timing Requirements for Timers
6.10.5.21.2
Switching Characteristics for Timers
6.10.5.22
UART
6.10.5.22.1
Timing Requirements for UART
6.10.5.22.2
UART Switching Characteristics
6.10.5.23
USB
6.10.6
Emulation and Debug
6.10.6.1
Trace
6.10.6.2
JTAG
6.10.6.2.1
JTAG Electrical Data and Timing
6.10.6.2.1.1
JTAG Timing Requirements
6.10.6.2.1.2
JTAG Switching Characteristics
7
Applications, Implementation, and Layout
7.1
Device Connection and Layout Fundamentals
7.1.1
Power Supply Decoupling and Bulk Capacitors
7.1.1.1
Power Distribution Network Implementation Guidance
7.1.2
External Oscillator
7.1.3
JTAG and EMU
7.1.4
Reset
7.1.5
Unused Pins
7.1.6
Hardware Design Guide for JacintoTM 7 Devices
7.2
Peripheral- and Interface-Specific Design Information
7.2.1
LPDDR4 Board Design and Layout Guidelines
7.2.2
OSPI and QSPI Board Design and Layout Guidelines
7.2.2.1
No Loopback and Internal Pad Loopback
7.2.2.2
External Board Loopback
7.2.2.3
DQS (only available in Octal Flash devices)
7.2.3
USB VBUS Design Guidelines
7.2.4
System Power Supply Monitor Design Guidelines using VMON/POK
7.2.5
High Speed Differential Signal Routing Guidance
7.2.6
Thermal Solution Guidance
8
Device and Documentation Support
8.1
Device Nomenclature
8.1.1
Standard Package Symbolization
8.1.2
Device Naming Convention
8.2
Tools and Software
8.3
Documentation Support
8.4
Trademarks
8.5
Support Resources
8.6
Electrostatic Discharge Caution
8.7
Glossary
9
Revision History
10
Mechanical, Packaging, and Orderable Information
10.1
Packaging Information
Data Sheet
TDA4VE TDA4AL TDA4VL Jacinto™ Processors, Silicon Revision 1.0