SPRSP62C December 2022 – November 2025 TDA4AL-Q1 , TDA4VE-Q1 , TDA4VL-Q1
PRODUCTION DATA
Tables and figures provided in this section define timing conditions, timing requirements, and switching characteristics for clock signals.
| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input slew rate | 0.5 | 2 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 3 | 30 | pF |
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| CLK1 | tc(EXT_REFCLK1) | Cycle time minimum, EXT_REFCLK1 | 10 | ns | |
| CLK2 | tw(EXT_REFCLK1H) | Pulse Duration minimum, EXT_REFCLK1 high | E*0.45(1) | E*0.55(1) | ns |
| CLK3 | tw(EXT_REFCLK1L) | Pulse Duration minimum, EXT_REFCLK1 low | E*0.45(1) | E*0.55(1) | ns |
Figure 6-23 Clock
Timing Requirements| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| CLK4 | tc(SYSCLKOUT0) | Cycle time minimum,SYSCLKOUT0 | 8 | ns | |
| CLK5 | tw(SYSCLKOUT0H) | Pulse Duration minimum, SYSCLKOUT0 high | A*0.4(1) | A*0.6(1) | ns |
| CLK6 | tw(SYSCLKOUT0L) | Pulse Duration minimum, SYSCLKOUT0 low | A*0.4(1) | A*0.6(1) | ns |
| CLK7 | tc(OBSCLK0) | Cycle time minimum, OBSCLK0 | 5 | ns | |
| CLK8 | tw(OBSCLK0H) | Pulse Duration minimum, OBSCLK0 high | B*0.4(2) | B*0.6(2) | ns |
| CLK9 | tw(OBSCLK0L) | Pulse Duration minimum,OBSCLK0 low | B*0.4(2) | B*0.6(2) | ns |
| CLK10 | tc(CLKOUT0) | Cycle time minimum, CLKOUT0 | 20 | ns | |
| CLK11 | tw(CLKOUT0H) | Pulse Duration minimum, CLKOUT0 high | C*0.4(3) | C*0.6(3) | ns |
| CLK12 | tw(CLKOUT0L) | Pulse Duration minimum,CLKOUT0 low | C*0.4(3) | C*0.6(3) | ns |
Figure 6-24 Clock
Switching Characteristics