SPRSP65G April 2021 – May 2024 AM2431 , AM2432 , AM2434
PRODUCTION DATA
For more details about features and additional description information on the device (LP)DDR4 Memory Interface, see the corresponding subsections within Signal Descriptions and Detailed Description sections.
Table 6-36 and Figure 6-26 present switching characteristics for DDRSS.
| NO. | PARAMETER | DDR TYPE | MIN | MAX | UNIT | |
|---|---|---|---|---|---|---|
| 1 | tc(DDR_CKP/DDR_CKN) | Cycle time, DDR_CKP and DDR_CKN | LPDDR4 | 1.25(1) | 20 | ns |
| DDR4 | 1.25(1) | 1.6 | ns | |||
Figure 6-26 DDRSS Switching
CharacteristicsFor more information, see DDR Subsystem (DDRSS) section in Memory Controllers chapter in the device TRM.