Packaging information
| Package | Pins CDIP (J) | 20 |
| Operating temperature range (°C) -55 to 125 |
| Package qty | Carrier 20 | TUBE |
Features for the CD54HC273
- Common clock and asynchronous controller reset
- Positive edge triggering
- Buffered inputs
- Fanout (over temperature range)
- Standard outputs: 10 LSTTL loads
- Bus driver outputs: 15 LSTTL loads
- Wide operating temperature range: –55℃ to 125℃
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL Logic ICs
- HC types:
- 2V to 6V operation
- High noise immunity: NIL = 30%, NIH = 30% of VCC at VCC = 5V
- HCT types:
- 4.5V to 5.5V operation
- Direct LSTTL input logic compatibility, VIL = 0.8V (maximum), VIH = 2V (minimum)
- CMOS input compatibility, II ≤ 1µA at VOL,VOH
Description for the CD54HC273
The CD54HC273, CD74HC273, CD54HCT273, and CD74HCT273 high speed octal D-Type flip-flops with a direct clear input are manufactured with silicongate CMOS technology. The devices possess the low power consumption of standard CMOS integrated circuits.
Information at the D input transfers to the Q outputs on the positive-going edge of the clock pulse. All eight flip-flops are controlled by a common clock (CLK) and a common reset (/CLR). Resetting is accomplished by a low voltage level independent of the clock. All eight Q outputs reset to a logic 0.