SLASFO8 July 2025 AFE53004W
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Comparator mode provides hysteresis when the CMP-X-MODE bit is set to 01b, as shown in Table 6-3. The hysteresis is provided by the DAC-X-MARGIN-HIGH and DAC-X-MARGIN-LOW registers, as shown in Figure 6-8.
When the DAC-X-MARGIN-HIGH is set to full-code or the DAC-X-MARGIN-LOW is set to zero-code, the comparator works as a latching comparator that is, the output is latched after the threshold is crossed. The latched output can be reset by writing to the corresponding RST-CMP-FLAG-X bit in the COMMON-DAC-TRIG register. Figure 6-9 shows the behavior of a latching comparator with active low output and Figure 6-10 shows the behavior of a latching comparator with active high output.