SPRSP52C December 2019 – September 2023 AM6526 , AM6528 , AM6546 , AM6548
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-28, Table 6-29, and Figure 6-32 present timing requirements for MDIO.
Table 6-27 presents timing conditions for CPSW2G MDIO.| PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input slew rate | 0.9 | 3.6 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 10 | 470 | pF |
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| MDIO1 | tsu(MDIO_MDC) | Setup time, MDIO_MDIO valid before MDIO_MDC high | 90 | ns | |
| MDIO2 | th(MDIO_MDC) | Hold time, MDIO_MDIO valid after MDIO_MDC high | 0 | ns | |
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| MDIO3 | tc(MDC) | Cycle time, MDIO_MDC | 400 | ns | |
| MDIO4 | tw(MDCH) | Pulse Duration, MDIO_MDC high | 160 | ns | |
| MDIO5 | tw(MDCL) | Pulse Duration, MDIO_MDC low | 160 | ns | |
| MDIO7 | td(MDC_MDIO) | Delay time, MDIO_MDC low to MDIO_MDIO valid | -150 | 150 | ns |
Figure 6-32 CPSW2G
MDIO Diagrams Receive and Transmit