SPRSP91C February 2023 – November 2025 AM68 , AM68A
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| MODE | OSPI_PHY_CONFIGURATION_REG BIT FIELD | DELAY VALUE |
|---|---|---|
| All modes | PHY_CONFIG_TX_DLL_DELAY_FLD | 0x0 |
| PHY_CONFIG_RX_DLL_DELAY_FLD | 0x0 |
| NO. | PARAMETER | DESCRIPTION | MODE | MIN | MAX | UNIT |
|---|---|---|---|---|---|---|
| O21 | tsu(D-LBCLK) | Setup time, D[i:0] valid before active LBCLK input (DQS) edge(1) | 1.8V, External Board Loopback | 0.6 | ns | |
| 3.3V, External Board Loopback | 0.9 | ns | ||||
| O22 | th(LBCLK-D) | Hold time, D[i:0] valid after active LBCLK input (DQS) edge(1) | 1.8V, External Board Loopback | 1.7 | ns | |
| 3.3V, External Board Loopback | 2 | ns |
Figure 6-106 OSPI Timing Requirements – SDR,
External Loopback Clock