SPRSP91C February 2023 – November 2025 AM68 , AM68A
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-31, Section 6.10.5.2.2.1, Section 6.10.5.2.2.2, and Section 6.10.5.2.2.3 present timing conditions, requirements, and switching characteristics for CPSW2G RMII.
| PARAMETER | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| INPUT CONDITIONS | |||||
| SRI | Input signal slew rate | VDD(1) = 1.8 V | 0.108 | 0.54 | V/ns |
| VDD(1) = 3.3 V | 0.4 | 1.2 | V/ns | ||
| OUTPUT CONDITIONS | |||||
| CL | Output load capacitance | 3 | 25 | pF | |