SPRSP91C February 2023 – November 2025 AM68 , AM68A
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
Table 6-28 represents CPSW2G timing conditions.
| PARAMETER | DESCRIPTION | MIN | MAX | UNIT |
|---|---|---|---|---|
| INPUT CONDITIONS | ||||
| SRI | Input signal slew rate | 0.9 | 3.6 | V/ns |
| OUTPUT CONDITIONS | ||||
| CL | Output load capacitance | 10 | 470 | pF |
Table 6-29, Table 6-30, and Figure 6-37 present timing requirements for MDIO.
| NO. | MIN | MAX | UNIT | ||
|---|---|---|---|---|---|
| MDIO1 | tsu(mdioV-mdcH) | Setup time, MDIO[x]_MDIO valid before MDIO[x]_MDC high | 90 | ns | |
| MDIO2 | th(mdcH-mdioV) | Hold time, MDIO[x]_MDIO valid after MDIO[x]_MDC high | 0 | ns | |
| NO. | PARAMETER | MIN | MAX | UNIT | |
|---|---|---|---|---|---|
| MDIO3 | tc(mdc) | Cycle time, MDIO[x]_MDC | 400 | ns | |
| MDIO4 | tw(mdcH) | Pulse Duration, MDIO[x]_MDC high | 160 | ns | |
| MDIO5 | tw(mdcL) | Pulse Duration, MDIO[x]_MDC low | 160 | ns | |
| MDIO7 | td(mdcL-mdioV) | Delay time, MDIO[x]_MDC low to MDIO[x]_MDIO valid | –150 | 150 | ns |