SNVSBU3 March 2021 LP87702
PRODUCTION DATA
| See (1). | MIN | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| fSCL | Serial clock frequency | Standard mode | 100 | kHz | ||
| Fast mode | 400 | |||||
| Fast mode + | 1 | MHz | ||||
| High-speed mode, Cb = 100 pF | 3.4 | |||||
| High-speed mode, Cb = 400 pF | 1.7 | |||||
| tLOW | SCL low time | Standard mode | 4.7 | µs | ||
| Fast mode | 1.3 | |||||
| Fast mode + | 0.5 | |||||
| High-speed mode, Cb = 100 pF | 160 | ns | ||||
| High-speed mode, Cb = 400 pF | 320 | |||||
| tHIGH | SCL high time | Standard mode | 4 | µs | ||
| Fast mode | 0.6 | |||||
| Fast mode + | 0.26 | |||||
| High-speed mode, Cb = 100 pF | 60 | ns | ||||
| High-speed mode, Cb = 400 pF | 120 | |||||
| tSU;DAT | Data setup time | Standard mode | 250 | ns | ||
| Fast mode | 100 | |||||
| Fast mode + | 50 | |||||
| High-speed mode | 10 | |||||
| tHD;DAT | Data hold time | Standard mode | 0.01 | 3.45 | µs | |
| Fast mode | 0.01 | 0.9 | ||||
| Fast mode + | 0.01 | |||||
| High-speed mode, Cb = 100 pF | 10 | 70 | ns | |||
| High-speed mode, Cb = 400 pF | 10 | 150 | ||||
| tSU;STA | Setup time for a start or a repeated start condition | Standard mode | 4.7 | µs | ||
| Fast mode | 0.6 | |||||
| Fast mode + | 0.26 | |||||
| High-speed mode | 160 | ns | ||||
| tHD;STA | Hold time for a start or a repeated start condition | Standard mode | 4 | µs | ||
| Fast mode | 0.6 | |||||
| Fast mode + | 0.26 | |||||
| High-speed mode | 160 | ns | ||||
| tBUF | Bus free time between a stop and start condition | Standard Mode | 4.7 | µs | ||
| Fast Mode | 1.3 | |||||
| Fast mode + | 0.5 | |||||
| tSU;STO | Setup time for a stop condition | Standard Mode | 4 | µs | ||
| Fast Mode | 0.6 | |||||
| Fast mode + | 0.26 | |||||
| High-speed mode | 160 | ns | ||||
| trDA | Rise time of SDA signal | Standard mode | 1000 | ns | ||
| Fast mode | 20+0.1 Cb | 300 | ||||
| Fast mode + | 120 | |||||
| High-speed mode, Cb = 100 pF | 10 | 80 | ||||
| High-speed mode, Cb = 400 pF | 20 | 160 | ||||
| tfDA | Fall time of SDA signal | Standard mode | 250 | ns | ||
| Fast mode | 20+0.1 Cb | 250 | ||||
| Fast mode + | 20+0.1 Cb | 120 | ||||
| High-speed mode, Cb = 100 pF | 10 | 80 | ||||
| High-speed mode, Cb = 400 pF | 20 | 160 | ||||
| trCL | Rise time of SCL signal | Standard mode | 1000 | ns | ||
| Fast mode | 20+0.1 Cb | 300 | ||||
| Fast mode + | 120 | |||||
| High-speed mode, Cb = 100 pF | 10 | 40 | ||||
| High-speed mode, Cb = 400 pF | 20 | 80 | ||||
| trCL1 | Rise time of SCL signal after a repeated start condition and after an acknowledge bit | Standard mode | 1000 | ns | ||
| Fast mode | 20+0.1 Cb | 300 | ||||
| Fast mode + | 120 | |||||
| High-speed mode, Cb = 100 pF | 10 | 80 | ||||
| High-speed mode, Cb = 400 pF | 20 | 160 | ||||
| tfCL | Fall time of a SCL signal | Standard mode | 300 | ns | ||
| Fast mode | 20+0.1 Cb | 300 | ||||
| Fast mode + | 20+0.1 Cb | 120 | ||||
| High-speed mode, Cb = 100 pF | 10 | 40 | ||||
| High-speed mode, Cb = 400 pF | 20 | 80 | ||||
| Cb | Capacitive load for each bus line (SCL and SDA) | 400 | pF | |||
| tSP | Pulse width of spike suppressed (Spikes shorter than indicated width are suppressed) | Fast mode, Fast mode + | 50 | ns | ||
| High-speed mode | 10 | |||||
Figure 6-1 I2C Timing