SLLSEV0E November   2017  – March 2021 TCAN1043-Q1 , TCAN1043G-Q1 , TCAN1043H-Q1 , TCAN1043HG-Q1

PRODUCTION DATA  

  1. Features
  2. Applications
  3. Description
  4. Revision History
  5. Description (continued)
  6. Pin Configuration and Functions
  7. Specifications
    1. 7.1 Absolute Maximum Ratings
    2. 7.2 ESD Ratings
    3. 7.3 ESD Ratings IEC Specification
    4. 7.4 Recommended Operating Conditions
    5. 7.5 Thermal Information
    6. 7.6 Dissipation Ratings
    7. 7.7 Electrical Characteristics
    8. 7.8 Switching Characteristics
    9. 7.9 Typical Characteristics
  8. Parameter Measurement Information
  9. Detailed Description
    1. 9.1 Overview
    2. 9.2 Functional Block Diagram
    3. 9.3 Feature Description
      1. 9.3.1 Internal and External Indicator Flags (nFAULT and RXD)
      2. 9.3.2 Power-Up Flag (PWRON)
      3. 9.3.3 Wake-Up Request Flag (WAKERQ)
      4. 9.3.4 Wake-Up Source Recognition Flag (WAKESR)
      5. 9.3.5 Undervoltage Fault Flags
        1. 9.3.5.1 Undervoltage on VCC Fault
        2. 9.3.5.2 Undervoltage on VIO Fault
        3. 9.3.5.3 Undervoltage on VSUP Fault
      6. 9.3.6 CAN Bus Failure Fault Flag
      7. 9.3.7 Local Faults
        1. 9.3.7.1 TXD Dominant Timeout (TXD DTO)
        2. 9.3.7.2 TXD Shorted to RXD Fault
        3. 9.3.7.3 CAN Bus Dominant Fault
        4. 9.3.7.4 Thermal Shutdown (TSD)
        5. 9.3.7.5 RXD Recessive Fault
        6. 9.3.7.6 Undervoltage Lockout (UVLO)
        7. 9.3.7.7 Unpowered Device
        8. 9.3.7.8 Floating Terminals
        9. 9.3.7.9 CAN Bus Short Circuit Current Limiting
    4. 9.4 Device Functional Modes
      1. 9.4.1 CAN Bus States
      2. 9.4.2 Normal Mode
      3. 9.4.3 Silent Mode
      4. 9.4.4 Standby Mode
      5. 9.4.5 Go-to-Sleep Mode
      6. 9.4.6 Sleep Mode with Remote Wake and Local Wake Up Requests
        1. 9.4.6.1 Remote Wake Request via Wake Up Pattern (WUP)
        2. 9.4.6.2 Local Wake Up (LWU) via WAKE Input Terminal
      7. 9.4.7 Driver and Receiver Function Tables
      8. 9.4.8 Digital Inputs and Outputs
      9. 9.4.9 INH (Inhibit) Output
  10. 10Application Information Disclaimer
    1. 10.1 Application Information
    2. 10.2 Typical Application
      1. 10.2.1 Design Requirements
        1. 10.2.1.1 Bus Loading, Length and Number of Nodes
      2. 10.2.2 Detailed Design Procedures
        1. 10.2.2.1 CAN Termination
      3. 10.2.3 Application Curves
  11. 11Power Supply Recommendations
  12. 12Layout
    1. 12.1 Layout
      1. 12.1.1 Layout Guidelines
    2. 12.2 Layout Example
  13. 13Device and Documentation Support
    1. 13.1 Related Links
    2. 13.2 Receiving Notification of Documentation Updates
    3. 13.3 Community Resources
    4. 13.4 Trademarks
  14. 14Mechanical, Packaging, and Orderable Information

Package Options

Refer to the PDF data sheet for device specific package drawings

Mechanical Data (Package|Pins)
  • D|14
  • DMT|14
Thermal pad, mechanical data (Package|Pins)
Orderable Information

Switching Characteristics

Over recommended operating conditions with TA = -55°C to 125°C (unless otherwise noted)
PARAMETERTEST CONDITIONSMINTYP(1)MAXUNIT
DRIVER SWITCHING CHARACTERISTICS
tpHRPropagation delay time, high TXD to driver recessiveSee Figure 8-2, Normal mode. RL = 60 Ω, CL = 100 pF, RCM = open50ns
tpLDPropagation delay time, low TXD to driver dominant40ns
tsk(p)Pulse skew (|tpHR - tpLD|)10ns
tRDifferential output signal rise time45ns
tFDifferential output signal fall time45ns
tTXD_DTODominant time outSee Figure 8-9, RL = 60 Ω, CL = open1.23.8ms
RECEIVER SWITCHING CHARACTERISTICS
tpRHPropagation delay time, bus recessive input to high RXDSee Figure 8-3
CL(RXD) = 15 pF
50ns
tpDLPropagation delay time, bus dominant input to RXD low output50ns
tROutput signal rise time (RXD)8ns
tFOutput signal fall time (RXD)8ns
tBUS_DOMDominant time outSee Figure 17, RL = 60 Ω, CL = open1.33.8ms
tCBFBus fault detection time45 Ω ≤ RCM ≤ 70 Ω, CL = open1.9µs
Wake Terminal (Wake input)
tWAKE_HTWAKE hold timeSee Figure 8-12 and Figure 8-13
Time required for LWU from a high to low or low to high on WAKE
550µs
Device Switching Characteristics
tPROP(LOOP1)Total loop delay, driver input (TXD) to receiver output (RXD), recessive to dominantSee Figure 8-5, Normal mode, RL = 60 Ω, CL = 100 pF, CL(RXD) = 15 pF100160ns
tPROP(LOOP2)Total loop delay, driver input (TXD) to receiver output (RXD), dominant to recessive110175ns
tMODE1Mode change timeSee Figure 8-4 and Figure 8-5, Mode change time for leaving Sleep mode to entering normal and silent mode after VCC and VIO have crossed UV thresholds20µs
tMODE2Mode change timeMode changes between Normal, Silent and Standby modes, and Sleep to Standby mode transition10µs
tUV_RE-ENABLERe-enable time after under voltage eventTime for device to return to normal operation from UVVCC or UVVIO under voltage event200µs
tPower_UpPower up time on VSUPSee Figure 8-11250µs
tWK_FILTERBus time to meet filtered bus requirements for wake up requestSee Figure 9-50.51.8µs
tWK_TIMEOUTBus Wake-up timeout valueSee Figure 9-50.52ms
tUVUndervoltage filter time for VIO and VCCVIO ≤ UVVIO or VCC < UVVCC159340ms
tGo_To_SleepMinimum hold time for transition to sleep modeEN = H and nSTB = L550µs
FD Timing Parameters
tBIT(BUS)Bit time on CAN bus output pins with tBIT(TXD) = 500 ns, all devicesNormal mode, RL = 60 Ω, CL = 100 pF,
CL(RXD) = 15 pF,
ΔtREC = tBIT(RXD) - tBIT(BUS)
435530ns
Bit time on CAN bus output pins with tBIT(TXD) = 200 ns, G device variants only155210ns
tBIT(RXD)Bit time on RXD output pins with tBIT(TXD) = 500 ns, all devices400550ns
Bit time on RXD output pins with tBIT(TXD) = 200 ns, G device variants only120220ns
ΔtRECReceiver timing symmetry with tBIT(TXD) = 500 ns, all devices-6540ns
Receiver timing symmetry with tBIT(TXD) = 200 ns, G device variants only-4515ns