SNIS237A December 2024 – April 2025 TMP118
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
To communicate with the TMP118 the controller must first address target devices through an address byte. The address byte has seven address bits and a read-write (R/W) bit that indicates the intent of executing a read or write operation. The TMP118 utilizes hardwired orderables for addressing to allow up to 4 target devices to be addressed on a single bus.
| 7-BIT I2C TARGET ADDRESS | ||
|---|---|---|
DEVICE | HEX | BINARY |
TMP118A/ TMP118MA | 0x48 | 1001000'b |
TMP118B/ TMP118MB | 0x49 | 1001001'b |
TMP118C/ TMP118MC | 0x4A | 1001010'b |
TMP118D/ TMP118MD | 0x4B | 1001011'b |