SPRS902K October 2014 – February 2024 TMS320F28075 , TMS320F28075-Q1 , TMS320F28076
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | PARAMETER | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| CLOCK | ||||||
| 2P | Cycle time, CLKG | ns | ||||
| CLKSTP = 10b, CLKXP = 0 | ||||||
| M26 | td(CLKXH-DXV) | Delay time, CLKX high to DX valid | 3P + 6 | 5P + 20 | ns | |
| M28 | tdis(FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | 6P + 6 | ns | ||
| M29 | td(FXL-DXV) | Delay time, FSX low to DX valid | 4P + 6 | ns | ||
| CLKSTP = 11b, CLKXP = 0 | ||||||
| M36 | td(CLKXL-DXV) | Delay time, CLKX low to DX valid | 3P + 6 | 5P + 20 | ns | |
| M37 | tdis(CKXL-DXHZ) | Disable time, DX high impedance following last data bit from CLKX low | 7P + 6 | ns | ||
| M38 | td(FXL-DXV) | Delay time, FSX low to DX valid | 4P + 6 | ns | ||
| CLKSTP = 10b, CLKXP = 1 | ||||||
| M45 | td(CLKXL-DXV) | Delay time, CLKX low to DX valid | 3P + 6 | 5P + 20 | ns | |
| M47 | tdis(FXH-DXHZ) | Disable time, DX high impedance following last data bit from FSX high | 6P + 6 | ns | ||
| M48 | td(FXL-DXV) | Delay time, FSX low to DX valid | 4P + 6 | ns | ||
| CLKSTP = 11b, CLKXP = 1 | ||||||
| M55 | td(CLKXH-DXV) | Delay time, CLKX high to DX valid | 3P + 6 | 5P + 20 | ns | |
| M56 | tdis(CKXH-DXHZ) | Disable time, DX high impedance following last data bit from CLKX high | 7P + 6 | ns | ||
| M57 | td(FXL-DXV) | Delay time, FSX low to DX valid | 4P + 6 | ns | ||
Figure 6-67 McBSP
Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 0
Figure 6-68 McBSP
Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 0
Figure 6-69 McBSP
Timing as SPI Master or Slave: CLKSTP = 10b, CLKXP = 1
Figure 6-70 McBSP
Timing as SPI Master or Slave: CLKSTP = 11b, CLKXP = 1