SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| NO. | MIN | NOM | MAX | UNIT | ||
|---|---|---|---|---|---|---|
| MII 100 Mbps | ||||||
| MII1 | tc(TXCK) | Cycle time, ENET_MII_TX_CLK | 40 | ns | ||
| MII2/ MII3 | tw(TXCK) | Pulse duration, ENET_MII_TX_CLK high or low | 16 | 24 | ns | |
| MII4 | tc(RXCK) | Cycle time, ENET_MII_RX_CLK | 40 | ns | ||
| MII5/ MII6 | tw(RXCK) | Pulse duration, ENET_MII_RX_CLK high or low | 16 | 24 | ns | |
| MII8 | tsu(MRXDV-RXCKH) | Setup time, receive signals valid before ENET_MII_RX_CLK high | 10 | ns | ||
| MII9 | th(RXCKH-MRXDV) | Hold time, receive signals valid after ENET_MII_RX_CLK high | 2 | ns | ||
| MII 10 Mbps | ||||||
| MII1 | tc(TXCK) | Cycle time, ENET_MII_TX_CLK | 400 | ns | ||
| MII2/ MII3 | tw(TXCK) | Pulse duration, ENET_MII_TX_CLK high or low | 160 | 240 | ns | |
| MII4 | tc(RXCK) | Cycle time, ENET_MII_RX_CLK | 400 | ns | ||
| MII5/ MII6 | tw(RXCK) | Pulse duration, ENET_MII_RX_CLK high or low | 160 | 240 | ns | |
| MII8 | tsu(MRXDV-RXCKH) | Setup time, receive signals valid before ENET_MII_RX_CLK high | 10 | ns | ||
| MII9 | th(RXCKH-MRXDV) | Hold time, receive signals valid after ENET_MII_RX_CLK high | 2 | ns | ||
| RMII (Internal Clock) 100 Mbps | ||||||
| RMII5 | tsu(MRXDV-RCKH) | Setup time, receive signals valid before ENET_RMII_CLK high | 4 | ns | ||
| RMII6 | th(RCKH-MRXDV) | Hold time, receive signals valid after ENET_RMII_CLK high | 2 | ns | ||
| RMII (Internal Clock) 10 Mbps | ||||||
| RMII5 | tsu(MRXDV-RCKH) | Setup time, receive signals valid before ENET_RMII_CLK high | 4 | ns | ||
| RMII6 | th(RCKH-MRXDV) | Hold time, receive signals valid after ENET_RMII_CLK high | 2 | ns | ||
| RMII (External Clock) 100 Mbps | ||||||
| RMII1 | tc(RCK) | Cycle time, ENET_RMII_CLK | 20 | ns | ||
| RMII2/ RMII3 | tw(RCK) | Pulse duration, ENET_RMII_CLK high or low | 8 | 12 | ns | |
| RMII5 | tsu(MRXDV-RCKH) | Setup time, receive signals valid before ENET_RMII_CLK high | 4 | ns | ||
| RMII6 | th(RCKH-MRXDV) | Hold time, receive signals valid after ENET_RMII_CLK high | 2 | ns | ||
| RMII (External Clock) 10 Mbps | ||||||
| RMII1 | tc(RCK) | Cycle time, ENET_RMII_CLK | 200 | ns | ||
| RMII2/ RMII3 | tw(RCK) | Pulse duration, ENET_RMII_CLK high or low | 80 | 120 | ns | |
| RMII5 | tsu(MRXDV-RCKH) | Setup time, receive signals valid before ENET_RMII_CLK high | 4 | ns | ||
| RMII6 | th(RCKH-MRXDV) | Hold time, receive signals valid after ENET_RMII_CLK high | 2 | ns | ||
| MDIO | ||||||
| MDIO1 | tc(MCK) | Cycle time, ENET_MDIO_CLK | 400 | ns | ||
| MDIO2/ MDIO3 | tw(MCK) | Pulse duration, ENET_MDIO_CLK high or low | 160 | 240 | ns | |
| MDIO4 | tsu(MDV-MCKH) | Setup time, ENET_MDIO_DATA valid before ENET_MDIO_CLK high | 20 | ns | ||
| MDIO5 | th(MCKH-MDV) | Hold time, ENET_MDIO_DATA valid after ENET_MDIO_CLK high | –1 | ns | ||