SPRSP14E may 2019 – june 2023 TMS320F28384D , TMS320F28384D-Q1 , TMS320F28384S , TMS320F28384S-Q1 , TMS320F28386D , TMS320F28386D-Q1 , TMS320F28386S , TMS320F28386S-Q1 , TMS320F28388D , TMS320F28388S
PRODUCTION DATA
Refer to the PDF data sheet for device specific package drawings
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| Fmod | PMBus Module Clock Frequency | f(SYSCLK) /32 | 10 | MHz | ||
| fSCL | SCL clock frequency | 10 | 400 | kHz | ||
| tBUF | Bus free time between STOP and START conditions | 1.3 | µs | |||
| tHD;STA | START condition hold time -- SDA fall to SCL fall delay | 0.6 | µs | |||
| tSU;STA | Repeated START setup time -- SCL rise to SDA fall delay | 0.6 | µs | |||
| tSU;STO | STOP condition setup time -- SCL rise to SDA rise delay | 0.6 | µs | |||
| tHD;DAT | Data hold time after SCL fall | 300 | ns | |||
| tSU;DAT | Data setup time before SCL rise | 100 | ns | |||
| tTimeout | Clock low time-out | 25 | 35 | ms | ||
| tLOW | Low period of the SCL clock | 1.3 | µs | |||
| tHIGH | High period of the SCL clock | 0.6 | 50 | µs | ||
| tLOW;SEXT | Cumulative clock low extend time (slave device) | From START to STOP | 25 | ms | ||
| tLOW;MEXT | Cumulative clock low extend time (master device) | Within each byte | 10 | ms | ||
| tr | Rise time of SDA and SCL | 5% to 95% | 20 | 300 | ns | |
| tf | Fall time of SDA and SCL | 95% to 5% | 20 | 300 | ns | |