JAJSFU4A July 2018 – January 2025 TPS650861
PRODUCTION DATA
| Bit | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 |
|---|---|---|---|---|---|---|---|---|
| Bit Name | RESERVED | RESERVED | BUCK5_SLP _EN[1] | BUCK5_SLP _EN[0] | RESERVED | RESERVED | BUCK5_ MODE | BUCK5_DIS |
| TPS65086100 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 |
| Access | R | R | R/W | R/W | R/W | R/W | R/W | R/W |
| Bit | Field | Type | Reset | Description |
|---|---|---|---|---|
| 5:4 | BUCK5_SLP_EN | R/W | X | BUCK5 sleep mode enable. BUCK5 is factory configured to switch to sleep mode voltage either by CTL3/SLPENB1 pin or by CTL6/SLPENB2 pin. 00: Disable. Uses BUCK5_VID in all cases. 11: Enabled. Uses BUCK5_SLP_VID when assigned sleep pin is low. 01,10: Reserved. Do not write these values. |
| 3:2 | RESERVED | R/W | 11 | Reserved bits. Always write to 11. |
| 1 | BUCK5_MODE | R/W | X | This field sets the BUCK5 regulator operating mode. 0: Reserved 1: Forced PWM mode |
| 0 | BUCK5_DIS | R/W | X | BUCK5 Disable Bit. Writing 0 to this bit forces BUCK5 to turn off regardless of any control input pin (CTL1–CTL6) status. 0: Disable. 1: Enable. |