SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 24-53 lists the base address and block size for the 32-kHz synchronized timer. It is memory-mapped to the L4 peripheral bus memory space.
| Module Name | Module Base Address | Size |
|---|---|---|
| L4_WKUP_COUNTER_32K | 0x4AE0 4000 | 52 Bytes |