SPRUIE9D May 2017 – May 2024 DRA74P , DRA75P , DRA76P , DRA77P
Table 7-55 summarizes the IPU1_WUGEN, and IPU2_WUGEN register mapping, respectively..
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU1 Private Access) |
|---|---|---|---|---|
| CORTEXM4_CTRL_REG | RW | 32 | 0x0000 0000 | 0x5508 1000 |
| STANDBY_CORE_SYSCONFIG | RW | 32 | 0x0000 0004 | 0x5508 1004 |
| IDLE_CORE_SYSCONFIG | RW | 32 | 0x0000 0008 | 0x5508 1008 |
| WUGEN_MEVT0 | RW | 32 | 0x0000 000C | 0x5508 100C |
| WUGEN_MEVT1 | RW | 32 | 0x0000 0010 | 0x5508 1010 |
| RESERVED | R | 32 | 0x0000 0014 | 0x5508 1014 |
| Register Name | Type | Register Width (Bits) | Address Offset | Physical Address (IPU2 Private Access) |
|---|---|---|---|---|
| CORTEXM4_CTRL_REG | RW | 32 | 0x0000 0000 | 0x5508 1000 |
| STANDBY_CORE_SYSCONFIG | RW | 32 | 0x0000 0004 | 0x5508 1004 |
| IDLE_CORE_SYSCONFIG | RW | 32 | 0x0000 0008 | 0x5508 1008 |
| WUGEN_MEVT0 | RW | 32 | 0x0000 000C | 0x5508 100C |
| WUGEN_MEVT1 | RW | 32 | 0x0000 0010 | 0x5508 1010 |
| RESERVED | R | 32 | 0x0000 0014 | 0x5508 1014 |