SBAS661C February 2015 – May 2021 ADS1262 , ADS1263
PRODUCTION DATA
| MIN | NOM | MAX | UNIT | |||
|---|---|---|---|---|---|---|
| POWER SUPPLY | ||||||
| Analog power supply | VAVDD to VAVSS | 4.75 | 5 | 5.25 | V | |
| VAVSS to VDGND | –2.6 | 0 | ||||
| Digital power supply | VDVDD to VDGND | 2.7 | 5.25 | V | ||
| ADC1 ANALOG INPUTS | ||||||
| FSR | Full-scale differential input voltage range(1) | –VREF / Gain | VREF / Gain | V | ||
| VINP,VINN | Absolute input voltage(2) | PGA enabled | See Equation 12 | V | ||
| PGA bypassed | VAVSS – 0.1 | VAVDD + 0.1 | ||||
| ADC2 ANALOG INPUTS (ADS1263) | ||||||
| Full-scale differential input voltage range | –VREF / Gain | VREF / Gain | V | |||
| Absolute input voltage | Gain = 1, 2 and 4 | VAVSS – 0.1 | VAVDD + 0.1 | V | ||
| Gain = 8 to 128 | See Equation 15 | |||||
| VOLTAGE REFERENCE INPUTS | ||||||
| VREF | Differential reference voltage | VREF = VREFP – VREFN | 0.9 | VAVDD – VAVSS + 0.2 | V | |
| VREFN | Negative reference voltage | VAVSS – 0.1 | VREFP – 0.9 | V | ||
| VREFP | Positive reference voltage | VREFN + 0.9 | VAVDD + 0.1 | V | ||
| CLOCK INPUT | ||||||
| fCLK | External clock frequency | 1 | 7.3728 | 8 | MHz | |
| External clock duty cycle | 30% | 70% | ||||
| External crystal frequency | 1 | 7.3728 | 8 | MHz | ||
| GENERAL-PURPOSE INPUT/OUTPUT (GPIO) | ||||||
| Input voltage | VAVSS | VAVDD | V | |||
| DIGITAL INPUTS (other than GPIO) | ||||||
| Input voltage | VDGND | VDVDD | V | |||
| TEMPERATURE | ||||||
| TA | Operating ambient temperature | –40 | 125 | °C | ||