over operating free-air temperature range (unless otherwise noted)
|
MIN |
NOM |
MAX |
UNIT |
| VDD |
Supply voltage (3) |
1.62(4) |
|
3.6 |
V |
| CVDD |
Capacitor placed between VDD and VSS (1) |
|
10 |
|
uF |
| TA |
Ambient temperature |
–40 |
|
125 |
°C |
| TJ |
Max junction temperature |
|
|
130 |
°C |
| fMCLK |
MCLK, CPUCLK, ULPCLK frequency with 1 flash wait state (2) |
|
|
32 |
MHz |
| MCLK, CPUCLK, ULPCLK frequency with 0 flash wait states (2) |
|
|
24 |
(1) Connect CVDD and CVCORE between VDD/VSS and VCORE/VSS, respectively, as close to the device pins as possible. A low-ESR capacitor with at least the specified value and tolerance of ±20% or better is required for CVDD.
(2) Wait states are managed automatically by the system controller (SYSCTL) and do not need to be configured by application software.
(3) There is no dependency on MCLK frequency with respect to VDD recommended operating range.
(4) Functionality is designed down to VBOR0-(min).