SLVSIM9 September 2025 LM5125A-Q1
PRODUCTION DATA
CFG0 is chosen based on deadtime and turn on or turn off ATRK/DTRK pin 20μA current source referring to CFG0-pin Settings (LM5125Q1).
Here, 50ns deadtime and turning on 20μA current source are selected. Level 3 (1.3kΩ) is selected for CFG0.
CFG1 is selected considering OVP, DRSS, peak current limit latch and PGOOD OVP enable.
Here, 50V OVP (OVP bit 0), DRSS off, ICL_latch disabled, PGOOD OVP disabled are selected. Level 10 (10.5kΩ) is selected for CFG1.
CFG2 is selected considering OVP, SYNCIN, and clock dithering referring to CFG2-pin Settings (CFG2_7_LVL = 0), LM5125Q1 CFG2-pin Settings (CFG2_7_LVL = 1), LM5125A-Q1.
Here, 50V OVP (OVP bit 1), SYNCIN disabled, DRSS set according to CFG1 are selected. Level 1 (0Ω) is selected for CFG2.