SNOSDL7A January 2025 – December 2025 LMG3650R070
PRODMIX
| PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |
|---|---|---|---|---|---|---|
| SWITCHING TIMES | ||||||
| td(on) | Turn-on delay time | From VIN > VIN,IT+ to VDS < 320V, VBUS = 400V, LHB current = 0A, 80V/ns | 54 | 65 | ns | |
| Turn-on current rise time + delay time | From VIN > VIN,IT+ to VDS < 320V, VBUS = 400V, LHB current = 5A, 80V/ns | 55 | 70 | ns | ||
| tvf(on) | Turn-on voltage falling time | From VDS < 320V to VDS < 80V, VBUS = 400V, LHB current = 5A, 80V/ns | 3 | 4.3 | 5.5 | ns |
| Turn-on slew rate | dv/dt when VDS = 200V, VBUS = 400V, LHB current = 5A, 80V/ns | 50 | 80 | 95 | V/ns | |
| Pulse width distortion | slew-rate setting at 80V/ns , IDS = 11A | 20 | 30 | ns | ||
| Minimum input pulse changing the output L-H-L | slew-rate setting at 80V/ns such that SW crosses 200V | 50 | ns | |||
| td(off) | Turn-off delay time at full speed | From VIN < VIN,IT- to VDS >= 80V. VBUS = 400V, IL = 12A, fastest or full turn-off speed. | 18 | 30 | 55 | ns |
| tvr(off) | Turn-off voltage rise time at full speed | From VDS >= 80V to VDS >= 320V. VBUS = 400V, IL = 12A, fastest or full turn-off speed. | 6 | 7 | 8 | ns |
| STARTUP TIMES | ||||||
| TDRV_START | Driver startup delay | From Driver supply crossing UVLO to switch turning on if IN is high. | 56 | 70 | µs | |
| FAULT TIMES | ||||||
| toff(OC) | Overcurrent fault FET turn-off time, FET on before overcurrent | From ID >= IT(OC) to Vds> 10V, di/dt = 100A/µs, in the fastest turn-off speed | 325 | 480 | ns | |
| toff(OC_ON) | Overcurrent total on time, turn-on into overcurrent. | From Vds <= 10V to Vds >= 10V, turning on at 110% of OC level, at 80V/ns turn-on slew rate and fastest turn-off speed. | 420 | 580 | ns | |
| toff_cur(SC_ON) | SC on time measured through drain current | LS Vds > 10V, measured from LS Ids > 20A to Ids < 20A, at 80V/ns turn-on slew rate in a half-bridge configuration. | 100 | 170 | 500 | ns |
| toff_cur(SC) | SC response time with source current measurement | From LS Vds>9V to LS Ids<20A, at 80V/ns turn-on slew rate in a half-bridge configuration. . | 95 | 300 | ns | |
| Latched-Fault reset time | Time required to hold gate driver input low to clear latched-fault | 300 | 380 | 450 | µs | |
| ZERO-VOLTAGE DETECTION AND ZERO-CURRENT DETECTION TIMES | ||||||
| ZCD delay | Current crossing zero (low to high) to ZCD output pulse di/dt = 0.03A/ns | 20 | 38 | 57 | ns | |
| tDL_ZVD | ZVD delay | IN rising to ZVD output pulse. 80V/ns turn-on speed. | 35 | 50 | 58 | ns |
| tWD_ZVD | ZVD pulse width | Vbus = 10V, IL = 5A, measure ZVD pulse width | 90 | 120 | 170 | ns |
| t3rd_zvd | 3rd quadrant conduction time when the ZVD pulse starts to appear | Vbus = 10V, IL = 5A, measure the 3rd quadrant conduction time when the ZVD pulse starts to appear, fet turn on (80V/ns). | 15 | 30 | ns | |