SNVSCO2 November 2025 LM51261A-Q1
PRODUCTION DATA
This register is read only and shows the device status. All bits are set and latched when the signal is passing the deglitch filter described in Signal Deglitch Overview. Single bits can be reset writing a "1" into the bit, to reset all bits access the Clear Faults register (Register Clear Faults (0x6)) or reset the device performing a reboot.
| CML: | Communication, Logic, Memory error flag. This fault flag is set
when the CRC checksum of the memory fails. [0b0]: no fault [0b1]: fault |
| HB_FAULT: | This fault flag is set when the High Side Gate Driver UVLO is
triggered. [0b0]: no fault [0b1]: fault |
| ICL_FAULT | This fault flag is set when the switch peak current is exceeded
by 20%. [0b0]: no fault [0b1]: fault |
| ILIM_FAULT | This fault flag is set when the average input current limit is
triggered. [0b0]: no fault [0b1]: fault |
| VOUT_OVP | This fault flag is set when VOUT reaches the Overvoltage
Protection (OVP) threshold. [0b0]: no fault [0b1]: fault |
| VOUT_UVP | This fault flag is set when VOUT reaches the Undervoltage
Protection (UVP) threshold. [0b0] no fault [0b1]: fault |
| TSD | This fault flag is set when the device junction temperature
TJ reaches the TTSD-RISING threshold
triggering the thermal shutdown. [0b0]: no fault [0b1]: fault |
| TSD_WARN | This warning flag is set when the device junction temperature
TJ reaches the Thermal Shutdown Warning
TSDW threshold. [0b0]: no warning [0b1]: warning |